English
Español
Log In
Email address
Password
Log in
Have you forgotten your password?
Communities & Collections
Research Outputs
Projects
Researchers
Statistics
Investigación Indoamérica
English
Español
Log In
Email address
Password
Log in
Have you forgotten your password?
Home
CRIS
Publications
Axonal Delay Controller for Spiking Neural Networks Based on FPGA
Export
Statistics
Options
Axonal Delay Controller for Spiking Neural Networks Based on FPGA
Journal
Advances in Intelligent Systems and Computing
Date Issued
2020
Author(s)
Zapata, Mireya
Centro de investigación en Mecatrónica y Sistemas Interactivos
Madrenas, J.
Alvarez-Tello, Jorge
Universidad Indoamérica
Miroslava Zapata
Type
Conference Paper
DOI
10.1007/978-3-030-20454-9_29
URL
https://cris.indoamerica.edu.ec/handle/123456789/8940
Abstract
In this paper, the implementation of a programmable Axonal Delay Controller (ADyC) mapped on a hardware Neural Processor (NP) FPGA-based is reported. It is possible to define axonal delays between 1 to 31 emulation cycles to global and local pre-synaptic spikes generated by NP, extending the temporal characteristics supported by this architecture. The prototype presented in this work contributes to the realism of the network, which mimics the temporal biological characteristics of spike propagation through the cortex. The contribution of temporal information is strongly related to the learning process. ADyC operation is transparent for the rest of the system and neither affects the remaining tasks executed by the NP nor the emulation time period. In addition, an example implemented on hardware of a neural oscillator with programmable delays configured for a set of neurons is presented in order to demonstrate full platform functionality and operability. © 2020, Springer Nature Switzerland AG.
Subjects
Cancer; Convolutional...
Scopus© citations
0
Acquisition Date
Jun 6, 2024
View Details
Views
2
Acquisition Date
Nov 20, 2024
View Details
google-scholar
View Details
Downloads
View Details