English
Español
Log In
Email address
Password
Log in
Have you forgotten your password?
Communities & Collections
Research Outputs
Projects
Researchers
Statistics
Investigación Indoamérica
English
Español
Log In
Email address
Password
Log in
Have you forgotten your password?
Home
CRIS
Publications
Efficient FPGA Implementation of Direct Digital Synthesizer and Digital Up-Converter for Broadband Multicarrier Transmitter
Export
Statistics
Options
Efficient FPGA Implementation of Direct Digital Synthesizer and Digital Up-Converter for Broadband Multicarrier Transmitter
Journal
Advances in Intelligent Systems and Computing
Date Issued
2021
Author(s)
Castro C.
Zapata M.
Centro de investigación en Mecatrónica y Sistemas Interactivos
Type
Conference Paper
DOI
10.1007/978-3-030-51328-3_57
URL
https://cris.indoamerica.edu.ec/handle/123456789/8821
Abstract
The high performance of FPGA devices allows moving traditionally analog stages into the digital world. This article introduces the implementation of a Digital Up-Converter, which is part of a broadband system. This system uses polyphase decomposition to achieve 5GSPS sampling rates. The transmitter uses 7 data channels each divided into 16 phases of 312.5 MHz. The model implements a DDS suitable to the specific needs of the system, keeping the frequencies of carrier’s constant, which reducing resource utilization and simplifying the architecture of the DDS. The model is coded in Verilog and simulated at RTL and Gate level. In order to validate the output, it is compared to a finite precision model in Matlab. The maximum clock frequency is measured using time analysis, obtaining adequate results in the operation and utilization of hardware resources. © 2021, The Editor(s) (if applicable) and The Author(s), under exclusive license to Springer Nature Switzerland AG.
Subjects
Evolutionary grammar;...
Views
2
Acquisition Date
Apr 8, 2025
View Details
google-scholar
View Details
Downloads
View Details